# Adder design using a 5-input majority gate in a novel "multilayer gate design paradigm" for quantum dot cellular automata circuits

Rohit Kumar<sup>1</sup>, Bahniman Ghosh<sup>1,2,†</sup>, and Shoubhik Gupta<sup>3</sup>

**Abstract:** This paper proposes a novel design paradigm for circuits designed in quantum dot cellular automata (QCA) technology. Previously reported QCA circuits in the literature have generally been designed in a single layer which is the main logical block in which the inverter and majority gate are on the base layer, except for the parts where multilayer wire crossing was used. In this paper the concept of multilayer wire crossing has been extended to design logic gates in multilayers. Using a 5-input majority gate in a multilayer, a 1-bit and 2-bit adder have been designed in the proposed multilayer gate design paradigm. A comparison has been made with some adders reported previously in the literature and it has been shown that circuits designed in the proposed design paradigm are much more efficient in terms of area, the requirement of QCA cells in the design and the input—output delay of the circuit. Over all, the availability of one additional spatial dimension makes the design process much more flexible and there is scope for the customizability of logic gate designs to make the circuit compact.

Key words: multilayer gate design; QCA; adders; MUX; 5-input majority voter

**DOI:** 10.1088/1674-4926/36/4/045001 **EEACC:** 2570

#### 1. Introduction

Currently in VLSI technology, circuit designs are based on CMOS technology. Advancement in the field is greatly driven by Moore's law, which predicts that every 18 months the functionality on a given chip area will be doubled<sup>[1]</sup> which means that device density has to double every 18 months. Until now CMOS technology has been able to hold to Moore's law. In order to do so, scaling of CMOS devices has been progressing at tremendous rate. But now the device sizes are reaching a limit, where further scaling of the device leads to various operational as well as fabrication complexities. According to the International Technology Roadmap for Semiconductors (ITRS 2013), further scaling of CMOS devices after 2025, when the device size (half pitch length) will already have reached 10 nm, will not be possible<sup>[2]</sup>.

So there is a serious need to find an alternative to CMOS. Various studies are ongoing in the field of nanotechnology to come up with a technology which can replace the current CMOS technology. In Reference [2], some of the potential candidates for this have been identified. Quantum dot cellular automata (QCA) are one of them. A device paradigm based on QCA cells offers the opportunity to break away from FET based logic and to exploit the quantum effects that come with nano scale size.

The concept of QCA for computation was proposed by Lent in 1993 and the first QCA cell was fabricated in 1997 using aluminum islands and aluminum-oxide tunnel junctions on an oxidized silicon wafer using the standard electron beam lithography and dual shadow evaporation methods<sup>[3,4]</sup>. This first QCA cell was operable at the very low cryogenic temperature of 70 mK. Semiconductor quantum dot fabrication

yield is low and the additional energy typically differs for each additional electron, and the electrical behavior of the dot can change from run to run, making it difficult to prepare the cell for proper operation. This makes the metal dot an attractive option for QCA experiments, as it has a very high yield and is electrically well-behaved, but the main disadvantages of metal dot QCA are the background charge fluctuations and low operating temperature. After successful demonstration of fabricated OCA cells, researchers from Notre Dame and other intuitions have fabricated and verified majority gates, inverters, simple wires and shift registers[5-7]. They are all only operable at cryogenic temperatures, but with very high speed and negligible power dissipation and of course occupy a much smaller area compared to CMOS technology. Research is still ongoing to increase the operation temperature and bring it to room temperature. Since QCA cells are scalable to molecular dimensions and since the performance improves as the size shrinks, a molecular QCA cell should operate at room temperature. Since the fabrication of QCA devices is still in its nascent stage, the cost of large scale fabrication of QCA devices cannot be estimated and compared with the well developed CMOS technology.

CMOS devices basically act like current switches and information is encoded in the form of voltage levels at different nodes<sup>[8]</sup>. In QCA technology, information is encoded in the form of polarization state and information is transmitted through Columbic interaction<sup>[9]</sup>. Unlike CMOS, where computation (the logic gates) and information transmission (the wire) are handled separately; in QCA computation and communication occur side-by-side<sup>[10]</sup>.

Much work has recently been undertaken in the field of circuit design in QCA. The first 1-bit full adder in QCA was

<sup>&</sup>lt;sup>1</sup>Department of Electrical Engineering, Indian Institute of Technology Kanpur, Kanpur 208016, India

<sup>&</sup>lt;sup>2</sup>Microelectronics Research Center, 10100, Burnet Road, Bldg. 160, University of Texas at Austin, Austin, TX, 78758, USA

<sup>&</sup>lt;sup>3</sup>University of Glasgow, Glasgow, UK

<sup>†</sup> Corresponding author. Email: bghosh@utexas.edu Received 30 August 2014, revised manuscript received 12 November 2014



Figure 1. Multilayer wire crossing.

proposed by Tougaw and Lent in 1994<sup>[11]</sup>. The design of adders is one of the most studied topics in circuit design in QCA technology<sup>[11–15]</sup>.

Although wire crossing in QCA is one of the remarkable achievements in digital design, the specific nature of the QCA cell may introduce cross talk between two wires, due to Coulombic interaction between them. This wire crossing can be realized by either coplanar crossover in which each section is loosely coupled with another section of horizontal wire or with multilayered wires which are more robust than coplanar crossings because intermediate layers are used to prevent any possible cross talk. Unlike CMOS technology where only base layer is the active layer, in OCA technology each layer can be used as an active layer on which a circuit can be designed, but until now all the circuits reported in the literature have been designed in a single layer except for the multilayer wire crossing<sup>[13, 14]</sup>. In the case of multilayer wire crossing, information is transmitted through another layer over the main layer. In this methodology, cells are placed one above another in the vertical direction. In the top layer, data can again flow in a horizontal wire. Again, using cells which are placed one below another in the vertical direction, information is brought back in the main layer<sup>[16]</sup>. An illustration is shown in Figure 1.

Inspired by the concept of multilayer wire crossing, this paper proposes a novel design paradigm in QCA technology, in which the logic gates are also designed in the multilayer. The proposed design paradigm utilizes the inbuilt property of QCA technology: "logic computation and data transfer can take place through the same QCA cells, depending upon their relative arrangement". As in the proposed multilayer gate design paradigm, a gate does not need to be in a plane, one can shift the gate itself in three-dimensional space, rather than crossing over the wire, hence reducing the length of connecting wire, which makes the circuit more compact, reducing the requirement for QCA cells and improving input—output delays.

#### 2. An overview of QCA

In QCA technology, binary information is stored in the form of bi-stable charge configurations of a QCA cell, rather than voltage levels as in CMOS technology. A QCA cell can be viewed as a set of four charge containers or dots, positioned at the corners of a square and it contains two extra mobile electrons which can quantum mechanically tunnel between the dots but not the cell. When excited, these two electrons, due to Coulombic repulsion, will occupy antipodal sites. Hence, there



Figure 2. The dark circles show the localization of electrons.



Figure 3. The ground state for the output cell under the influence of the driver cell.

are two possible configurations. In Figure 2, both the states are energetically degenerated. But in the presence of any external electrostatic excitation, maybe due to another QCA cell in the neighborhood, the two polarization states become non-degenerated (Figure 3). The polarization state with lower energy will be the ground state of the QCA cell and the cell will polarize to the ground state<sup>[17]</sup>. This results in a technology in which information transfer (interconnection) is the same as information transformation (logic manipulation). In terms of feature size, it is projected that a QCA cell a few nanometers in size can be fabricated through molecular implementation using a self-assembly process.

#### 2.1. QCA clocking and input-output delay

In CMOS technology, the clock has two phases: high and low. But in QCA technology, the clock has four phases, switch, hold, release and relax, which are phase shifted by 90°[18]. Clocking in OCA technology also determines the direction of information flow and power up in the QCA circuits<sup>[4,19]</sup>. QCA cells are timed in four clocking zones phase shifted by 90°. Logic computation takes place in the switch phase. In the hold phase the computed state is held, which acts as the input to the QCA cells in the subsequent clocking zones, which are in switch phase and ready for logic computation. In Figure 4, consider the time instance between a 1/4 clock cycle and a 1/2 clock cycle. During this time period, "Clockzone-0" is in the hold phase and "Clockzone-1" is in the switch phase. Logic computed in Clockzone-0 during its switch phase (0–1/4 clock cycle) will now be inputted to Clockzone-1 during the hold phase (1/4–1/2 clock cycle). It can be visualized from Figure 4 that information from the input cell will reach Clockzone-3 after a delay of 3/4 of a clock cycle (the number of clocking zones in between multiplied by 1/4 of a clock cycle).

#### 2.2. Logic gates in QCA

The inverter and majority voter are the fundamental building blocks of any QCA circuit. The output of a majority gate



Figure 4. Information flow in a clocked QCA wire.



Figure 5. (a) Inverter. (b) Majority gate.

is the polarization state, which is in majority in the inputs. So the output will be "1" only if two or all three inputs are "1". Designs for the inverter and majority gate are shown in Figures 5(a) and 5(b), respectively.

A reduced gate (AND/OR) can be obtained from the majority gate by fixing the polarity of one of its inputs. If we fix one of the inputs of the 3-input majority gate to "0", then for the output to be 1, the rest of the variable inputs have to be 1. This is the characteristic of the AND gate. In a similar fashion, it can be reasoned that, by fixing one of the inputs to 1, one can obtain a 2-input OR gate.

## 3. Fundamentals of the multilayer gate design technique

In a two cell system in a single layer, electrons rearrange themselves so as to minimize the Columbic repulsion. The state with minimum repulsion will be the ground state for the output cell (see Figure 3). The output cell will polarize to its ground state. In the multilayer the same principle also drives the output cell's polarization. When QCA cells are stacked one over another, electrons will rearrange themselves so as to minimize the Columbic repulsion. The state with minimum repulsion is the ground state and the output cell will polarize to its ground state. Intercellular Columbic interaction in a multilayer is shown in Figure 6.

One can see from Figure 6(a) that the distance between the nearest electrons in two cells is  $(a+r)^{1/2}$  which is greater than "a" as in Figure 6(b). As the distance in Figure 6(a) is greater than in Figure 6(b), there will be less Coulombic repulsion in Figure 6(a) than that in Figure 6(b). Hence the configuration shown in Figure 6(a) is the ground state of the cells.



Figure 6. Cell configuration in a multilayer.



Figure 7. The majority gate in the multilayer.

In the ground state, cells will have opposite polarizations to each other. If we design a vertical wire out of the cells, we will obtain an inverter chain. Depending upon the location of the output from the inverter chain, one can obtain original as well as complementary data.

## 4. Logic gates in the multilayer gate design paradigm

In this section, a basic understanding of the layouts and operations of fundamental QCA logic devices in the multilayer gate design paradigm is provided.

#### 4.1. The inverter

From Figure 6, it is evident that a stack of QCA cells act like an inverter chain. So, an inverter is already built in to the multilayer gate design paradigm. Two cells, one over another, in consecutive layers will act as an inverter.

#### 4.2. The 3-input majority gate

Unlike a single layer, which has a fixed design for the majority gate, in a multilayer, due to the availability of an additional spatial dimension, one can come up with many innovative designs for the majority gate (any logic block for that matter). For majority gate design, a designer only has to keep two points in mind. The first being that an array of cells in the same layer will have the same polarity (a binary wire). Cells stacked over one another in two consecutive layers will have opposite polarity (an inverter chain). The second point to remember is that all the input cells of the majority gate should be placed such that they have an equal influence on the driver cell. Two designs for the 3-input majority gate are proposed in Figure 7.



Figure 8. Previously proposed designs for 5-input majority gates.

The majority gate in Figure 7(a) uses eight QCA cells and is spread over five layers. Inputs B and C are two layers away from the driver cell. So a signal from them will reach the driver cell after two inversions. Hence both of these inputs will try to polarize the driver cell to match their polarity. Input A is in the same layer as the driver cell and both are in an array. So A will also try to force the driver cell to acquire the same polarity as itself. The state which is in the majority in the inputs will win in polarizing the driver cell and hence will be reflected in the output.

The majority gate in Figure 7(b) is designed using five QCA cells and is spread over three layers. The driver cell and the input A are in layer 1. Input A is placed diagonally to the driver cell. Therefore it will try to polarize the driver cell with a polarity opposite to its own. Inputs B and C are in layers 2 and 0, respectively, a layer above and below the driver cell. So, they will also try to polarize the driver cell, with a polarity opposite to their own. It should be noted here that all the input cells are trying to polarize the driver cell to a state which is opposite to their polarization. So the driver cell will polarize to the state which is opposite to the state which is in the majority in the inputs. In other words, the driver cell will reflect the state which is in the minority in the inputs. As the output cell is placed diagonally to the driver cell, it will be polarized to the state opposite to the polarization state of the driver cell. Hence the majority of the inputs will finally be reflected in the output and hence give us a majority voter.

#### 4.3. The 5-input majority gate

In the literature, many designs for 5-input majority gates have been suggested. All of these designs are single layer designs. Layouts of three of such designs are shown in Figure 8.

In Reference [18], the layout shown in Figure 8(a) was proposed. It uses ten cells and the output can be taken out from the middle cell through multilayer wire crossing. The layout in Figure 8(b) is proposed in Reference [20]. This design also employs ten QCA cells. But due to the proximity of its input cells, it is very difficult to connect all of the inputs to the majority gate while ensuring that there is no cross talk between the inputs. Hence this design is not so reliable. The majority gate in Figure 8(c) is proposed in Reference [21]. In this layout the inputs have been separated from each other, so that the majority gate can now be connected to the inputs without having any cross talk between the inputs. But in order to make it more reliable, the number of QCA cells has been increased significantly. This design uses 18 QCA cells. In this paper, a 5-input majority gate design has been proposed, which uses the funda-



Figure 9. The proposed 5-input majority gate in a multilayer.

mental concepts of the multilayer gate design paradigm. The design of the proposed majority gate is spread over five layers. It is designed by placing three input cells in the plane of the driver cell and the other two input cells are out of the plane of the driver cell. An illustration of this is shown in Figure 9.

In this design, three of the five inputs, A, C and D, are placed in the same layer as the driver cell. Thus they will try to induce the same polarity in the drive cell as they have themself. Inputs B and E are two layers away from the driver cell in opposite directions. Their signal will reach the driver cell after two inversions and hence be the same as the original signal. So, inputs B and E will also try to force their polarity on the driver cell. We can see the symmetry of all five inputs with respect to the driver cells and they are all trying to induce the same polarity as their own in the driver cell. Hence we obtain a majority voter. The state which is in the majority in the inputs will be reflected in the output.

### 5. Adder design in the multilayer gate design paradigm

Since 1994, when the first adder design was proposed in QCA technology, many researchers have worked in the field of adder design. With the passage of time more and more efficient algorithms have been proposed in the literature for adder design. Schematics of three of such designs are shown in Figure 10. The schematic in Figure 10(a) uses five 3-input majority gates and three inverters<sup>[11]</sup>, that in Figure 10(b) uses three 3-input majority gates and two inverters<sup>[22]</sup> and that in Figure 10(c) uses one 3-input majority gate, one 5-input majority gate and one inverter<sup>[18]</sup>.

In this paper 1-bit and 2-bit adders have been designed using an algorithm proposed in Reference [18] (Figure 10(c)) in the multilayer gate design paradigm. To appreciate the advantages that are achieved by designing a circuit in a multilayer, their single layer counterparts have also been designed for comparison.

#### 5.1. The 1-bit adder

A 1-bit full adder using a 5-input majority gate has been designed in the traditional single layer with multilayer wire crossing and the proposed multilayer gate design paradigm. The layout of the 5-input majority gate shown in Figure 8(c) has been



Figure 10. Schematics of adders proposed in Reference [11, 22, 18], respectively.



Figure 11. (a) The layout of a 1-bit full adder in a single layer with multilayer wire crossing. (b) Simulation results.



Figure 12. (a) Layer-0. (b) Layer-1. (c) Layer-2. (d) Layer-3. (e) Layer-4. (f) Top view of the adder. (g) Simulation results.

used to design the adder in a single layer (with multilayer wire crossing) (see Figure 11(a)). The 5-input majority gate in Figure 9 has been employed in the design of the adder in the multilayer gate design paradigm (see Figures 12(a)–12(f)). Their simulation results are shown in Figures 11(b) and 12(g), respectively. The site of the 5-input majority gate has been marked in

both of the layouts.

As it is not possible to show a three-dimensional circuit on two-dimensional paper, the layer-wise cell placement has been shown. A coordinate system has also been used to uniquely identify all of the cells. In Figure 12, one can see that input A is given at (x5, y3, z0), where z0 indicates layer-0. From

| J. Semicond. 2015, 36(4)  | Rohit Kumar <i>et al</i> . |
|---------------------------|----------------------------|
| J. Jennicona, 2013, 30(4) | nonit kuma et at.          |

| Table 1. Layer-wise analysis of the 1-bit full adders of Figures 11 and 12. |                                                         |              |           |                                                                  |              |           |
|-----------------------------------------------------------------------------|---------------------------------------------------------|--------------|-----------|------------------------------------------------------------------|--------------|-----------|
|                                                                             | 1-bit full adder in the multilayer gate design paradigm |              |           | 1-bit full adder in a single layer with multilayer wire crossing |              |           |
|                                                                             | Area (nm <sup>2</sup> )                                 | No. of cells | Cell/area | Area (nm <sup>2</sup> )                                          | No. of cells | Cell/area |
| Layer-0                                                                     | 4018                                                    | 5            | 0.001244  | 53014                                                            | 71           | 0.001339  |
| Layer-1                                                                     | 1764                                                    | 2            | 0.001133  | 5684                                                             | 2            | 0.000351  |
| Layer-2                                                                     | 17640                                                   | 22           | 0.001247  | 5684                                                             | 7            | 0.001231  |
| Layer-3                                                                     | 1764                                                    | 2            | 0.001133  |                                                                  |              |           |
| Layer-4                                                                     | 4018                                                    | 5            | 0.001244  |                                                                  |              |           |
| Total                                                                       | 29204                                                   | 36           | 0.001232  | 64382                                                            | 80           | 0.001242  |
| Max area                                                                    | 17640                                                   |              |           | 53014                                                            |              |           |

Table 1. Layer-wise analysis of the 1-bit full adders of Figures 11 and 12.

Total area:  $\sum$  (Area of all the layers).

Max area: Area of the top view of the circuit.



Figure 13. (a) Layout of a 2-bit full adder in a single layer with multilayer wire crossing. (b) Simulation results.

Figure 12, one can also see that the driver cell for the 3-input majority gate is at (x3, y3, z2) and the driver cell for the 5-input majority gate is at (x7, y3, z2). A layer-wise analysis of the two designs is provided in Table 1.

#### 5.2. The 2-bit adder

By cascading two 1-bit adders, a 2-bit adder has been designed. The design methods in both of the design paradigms are same as for their respective 1-bit adders. Figures 13(a) and 14(a)–14(f) show the layout of the 2-bit adders in a single layer with multilayer wire crossing and the multilayer gate design paradigm, respectively. In Figures 13(b) and 14(g), the simulation results are presented, respectively.

One can see from Figures 13 and 14 that the 2-bit adder is nothing other than two 1-bit adders placed one after another. In a similar fashion one can go for even higher bit adders. From Figures 13(b) and 14(g), it is evident that delay has decreased to a great extent; a proper comparison will be performed in the following section. Layer-wise analyses of the two designs are provided in Table 2.

### 6. A comparison between the circuits in the single and multilayer design paradigms

Four parameters have been considered in comparing a circuit drawn in the two design paradigms. They are the number of QCA cells required, the input-output delay, the total area

and maximum area. In the traditional single layer design, most of the cells are placed in a single layer, except for the few cells which are part of the multilayer wire crossing. As cells in layers other than the main layer are very few, they are ignored in the area calculation. But in the multilayer gate design paradigm, cells in layers other than the main layer (layer-0) are not negligible. This can be verified from Tables 1 and 2. Therefore the area of the rest of the layers cannot be ignored in the multilayer design. By intuition, one will try to consider total area as one of the comparison parameters, but maximum area is also equally important, as it is the actual floor area that the circuit will occupy.

#### 6.1. A comparison of the 1-bit full adder

From Table 3, one can see that the number of QCA cells required has decreased to less than half in the proposed design paradigm. The proposed design uses only 45% of the QCA cells of the single layer design. The delay has also been reduced to one-third of the initial design. Total as well as maximum areas in the second design are also 50% or less than those of the first design. This comparison shows that designing a circuit in the multilayer gate design paradigm can improve the circuit drastically in terms of area, performance and QCA cell requirement.

<u>J. Semicond. 2015, 36(4)</u>
<u>Ro</u>hit Kumar *et al.* 



Figure 14. (a) Layer-0. (b) Layer-1. (c) Layer-2. (d) Layer-3. (e) Layer-4. (f) Top view. (g) Simulation results.

Table 2. Layer-wise analysis of the 2-bit adders of Figures 13 and 14.

|          | 2-bit adder in the multilayer gate design paradigm |    | 2-bit adder in a single layer with multilayer wire crossing |                         |              |           |
|----------|----------------------------------------------------|----|-------------------------------------------------------------|-------------------------|--------------|-----------|
|          | Area (nm <sup>2</sup> ) No. of cells Cell/are      |    | Cell/area                                                   | Area (nm <sup>2</sup> ) | No. of cells | Cell/area |
| Layer-0  | 15484                                              | 10 | 0.000645                                                    | 119908                  | 155          | 0.001292  |
| Layer-1  | 15484                                              | 4  | 0.000258                                                    | 87204                   | 8            | 0.000091  |
| Layer-2  | 42600                                              | 48 | 0.001207                                                    | 87204                   | 34           | 0.000389  |
| Layer-3  | 15484                                              | 4  | 0.000258                                                    |                         |              |           |
| Layer-4  | 15484                                              | 10 | 0.000645                                                    |                         |              |           |
| Total    | 104536                                             | 77 | 0.000747                                                    | 294316                  | 197          | 0.000669  |
| Max area | 42600                                              |    |                                                             | 119908                  |              |           |

Table 3. The comparison matrix for the 1-bit full adders of Figures 11 and 12.

| 1                                          | 2                                                         |
|--------------------------------------------|-----------------------------------------------------------|
| Single layer with multilayer wire crossing | Multilayer gate design paradigm                           |
| 80                                         | 36                                                        |
| 0.75 clock cycle                           | 0.25 clock cycle                                          |
| (3 quarter clock cycle)                    | (1 quarter clock cycle)                                   |
| 0.06                                       | 0.03                                                      |
| 0.05                                       | 0.02                                                      |
|                                            | 80<br>0.75 clock cycle<br>(3 quarter clock cycle)<br>0.06 |

Table 4. Correspondence value of MCy and yield.

|                                     | Single layer with multilayer wire crossing | Multilayer gate design paradigm |
|-------------------------------------|--------------------------------------------|---------------------------------|
| No. of QCA cells                    | 197                                        | 77                              |
| Performance                         | 1.75 clock cycle                           | 0.50 clock cycle                |
| (Input-output delay)                | (7 quarter clock cycle)                    | (2 quarter clock cycle)         |
| Total area ( $\mu$ m <sup>2</sup> ) | 0.29                                       | 0.10                            |
| Max area ( $\mu$ m <sup>2</sup> )   | 0.12                                       | 0.04                            |

#### 6.2. A comparison of the 2-bit adder

In the case of the 2-bit adder, from Table 4 one can see that the QCA cells requirement has dropped by 61%. The de-

lay has improved by 71%. Both the total area and maximum area are one-third in the later design, with respect to the initial design. In the 2-bit adder case we can also see that all the parameters of the circuit designed in the multilayer wire cross-

| Circuit                                   | Year | Area (μm <sup>2</sup> ) | No. of QCA cells | Performance          |
|-------------------------------------------|------|-------------------------|------------------|----------------------|
|                                           |      |                         |                  | (Input-output delay) |
| Reconstructed circuit of [11] in [18]     | 1994 | 0.20                    | 192              | > 1 clock cycle      |
| Reconstructed circuit of [22] in [18]     | 2003 | 0.17                    | 105              | 1 clock cycle        |
| Reconstructed circuit of [23] in [18]     | 2009 | 0.10                    | 86               | 0.75 clock cycle     |
| Circuit proposed in [18]                  | 2010 | 0.03                    | 61               | 0.75 clock cycle     |
| Circuit in a single layer with multilayer | 2013 | Total: 0.06             | 80               | 0.75 clock cycle     |
| wire crossing (Figure 11)                 |      | Max: 0.05               |                  |                      |
| Circuit in the multilayer gate design     | 2013 | Total: 0.03             | 36               | 0.25 clock cycle     |
| paradigm (Figure 12)                      |      | Max: 0.02               |                  |                      |

Table 5. A comparison with 1-bit adders reported previously in the literature.

ing have improved by around 60%–70%, which is even better than the 1-bit adder result. As the circuit becomes bigger, more dead-zones (where no cells are placed, so as to avoid cross talk between the wires) are generated in the circuits. By distributing the cells in different layers, dead-zones are avoided and the circuit becomes compact. Hence the larger the circuit becomes, the more efficient will be its multilayer design.

### 6.3. A comparison with circuits reported previously in the literature

From Table 5, it is evident that the QCA cell requirement and the delay in output have significantly improved in the circuit proposed in this paper, designed in the multilayer gate design paradigm. The QCA cell requirement has dropped by 40% and the delay has reduced to one-third of the best available circuit in Reference [18].

#### 7. Design methodology and simulation tools

Before designing any circuit in a simulator, the underlying logic is deduced and then simplified to the level of majority gates and inverters which are the fundamental building blocks in QCA technology. QCADesigner has been used to simulate the designed circuits in this paper. This software is the product of ongoing research of the Konrad Walus group at Calgary University and Notre Dame University. This software is an open source software written in C/C++, which facilitates researchers in integrating their own requirements. As per the software, the cell size is 18 nm with a distance between adjacent cells of 2 nm which is obviously very difficult to achieve with modern lithography<sup>[24]</sup>. For all the circuits designed in this paper, the following setup has been used for simulations in QCADesigner. The cell dimensions are  $18 \times 18 \text{ nm}^2$ . The center to center distance of the cells is 20 nm. The gap between two cells is 2 nm. The separation between two layers is 11.5 nm. The simulation engine used is the Coherence vector engine.

#### 8. Major concerns and scope for future work

A major concern of the proposed multilayer gate design paradigm is the complexity of fabrication due to the involvement of a multiple layer structure. While a number of single layer structures have been demonstrated, no prototypes of QCA designs have been manufactured to date which employ multilayer structures such as multilayer wire crossing.

The proposed multilayer gate design paradigm, however, is inspired by and is by far an extension of multilayer wire

crossing. Coplanar wire crossing uses two types of cells: regular and 45° rotated cells. Rotated cells reduce the cross talk between the wires at the crossover junction. However, they also add complexity in the fabrication of the crossover junction. Such coplanar wire crossing is also very sensitive to cell misalignment<sup>[13]</sup> and has very low tolerance of noise<sup>[25, 26]</sup>. Multilayer wire crossing has shown better reliability results in simulations<sup>[27]</sup>. Hence many QCA designs in the literature utilize multilayer wire crossing. With ongoing experiments in the physical implementation of QCA circuits, it is expected that fabrication technology will advance to enable the fabrication of multilayer structures in QCA technology. A quantitative comparison in terms of fabrication complexity and fabrication cost can only be performed when fabrication technology in QCA matures with time, enabling large scale fabrication of QCA devices. To date QCA devices have only been fabricated in the laboratory environment at very low temperatures. An optimization will be needed between the increased fabrication cost and advantages for circuits in terms of area, latency and number of QCA cell required, by employing multilayer gates in the circuit design.

The multilayer gate design significantly increases the design complexity, as current simulation tools do not allow three-dimensional visualization of the circuit. But the increased design complexity also gives the designer the freedom to customize, as the addition of a third spatial dimension provides many alternative arrangements of QCA cells for designing QCA circuits.

In this paper, the issue of reliability has not been addressed. Further research can be carried out to determine the fault tolerance of the proposed design paradigm.

#### 9. Conclusion

In the proposed design paradigm, circuits are significantly faster than their single layer counterparts. Both the total area as well as maximum area decrease to less than half in the multilayer design paradigm. Circuits in the multilayer are also economical in terms of material requirements; as the number of QCA cells required also drops by 50% in the multilayer design, but the cost of fabrication will be higher. All these benefits in the multilayer design are due to the fact that circuits become compact in the multilayer. As there is now no restriction on cells being placed in one layer only, two logic blocks can be brought closer together by designing them in two different layers, one above the other. Hence the wastage of area and QCA cells decreases in the form of wires.

As the circuit becomes compact and the number of QCA cells decreases; so the requirement for clocking zones is also reduced. Hence the lower delay in the multilayer design. Above all, multilayer design gives circuit designers the freedom to customize their designs according to the needs of a particular circuit block, as there is no fixed design for the fundamental building blocks in the multilayer gate design paradigm.

#### References

- [1] Moore G E. Cramming more components onto integrated circuits. Electronics, 1965, 38(8): 114
- [2] International Technology Roadmap for Semiconductors. Jointly Sponsored by European Semi-conductor Industry ASSC, Japan Electronics and Information Technology Industry ASSC, Korea Semi-conductor Industry ASSC, Taiwan Semiconductor Industry ASSC, and Semiconductor Industry ASSC, 2013
- [3] Lent C S, Tougaw P, Porod W, et al. Quantum cellular automata. Nanotechnology, 1993, 4: 49
- [4] Timer J, Lent C S. Power gain and dissipation in quantum-dot cellular automata. J Appl Phys, 2002, 91(2): 823
- [5] Orlov A O, Amlani I, Toth G, et al. Experimental demonstration of a binary wire for quantum-dot cellular automata. Appl Phys Lett, 1999, 74: 2875
- [6] Amlani I, Orlov A O, Kummamuru R K, et al. Experimental demonstration of a leadless quantum-dot cellular automata cell. Appl Phys Lett, 2000, 77: 738
- [7] Orlov A O, Amlani I, Kummamuru R K, et al. Experimental demonstration of clocked single-electron switching in quantumdot cellular automata. Appl Phys Lett, 2000, 77: 295
- [8] Lent C S, Isaksen B, Lieberman M. Molecular quantum-dot cellular automata. J Am Chem Soc, 2003, 125(4): 1056
- [9] Smith C G. Computation without current. Science, 1999, 284(5412): 274
- [10] Amlani I, Orlov A O, Snider G L, et al. Demonstration of a six-dot quantum cellular automata system. Appl Phys Lett, 1998, 72(17):
- [11] Tougaw P D, Lent C S. Logical devices implemented using quantum cellular automata. J Appl Phys, 1994, 75(3): 1818
- [12] Wang W, Walus K, Jullien G A. Quantum-dot cellular automata adders. IEEE Conference on Nanotechnology – IEEE-NANO, 2003

- [13] Zhang R, Wang W, Walus K, et al. Performance comparison of quantum-dot cellular automata adders. Proc ISCAS, 2005, 3: 2522
- [14] Cho H, Swartzlander E E. Adder designs and analyses for quantum-dot cellular automata. IEEE Trans Nanotechnol, 2007, 6(3): 374
- [15] Vetteth A, Walus K, Dimitrov V S, et al. Quantum-dot cellular automata carry-look-ahead adder and barrel shifter. Proc IEEE Emerging Telecomm Technologies Conf, 2002
- [16] Walus K, Schulhof G, Jullien G A. High level exploration of quantum-dot cellular automata (QCA). 38th Asilomar Conf Signals, Systems and Computers, 2004, 1: 30
- [17] Lent C S, Tougaw P D, Porod W. Quantum Cellular automata: the physics of computing with arrays of quantum dot molecules. Proceedings of the Workshop on Physics and Computing, IEEE Computer Society Press, 1994: 5
- [18] Navi K, Sayedsalehi S, Farazkish R, et al. Five-input majority gate, a new device for quantum-dot cellular automata. Journal of Computational and Theoretical Nanoscience, 2010, 7(8): 1
- [19] Seminario J M, Derosa P A, Cordova L E, et al. A molecular device operating at terahertz frequencies: theoretical simulations. IEEE Trans Nanotechnol, 2004, 3(1): 215
- [20] Navi K, Farazkish R, Sayedsalehi S, et al. A new quantum-dot cellular automata full-adder. Microelectron J, 2010, 41: 820
- [21] Akeela R, Wagh M D. A five-input majority gate in quantum-dot cellular automata. NSTI-Nanotech, 2011
- [22] Wang W, Walus K, Jullien G A. Quantum-dot cellular automata adders. 3rd IEEE Conference on Nanotechnology, 2003: 461
- [23] Cho H, Swartzlander E E. Adder and multiplier design in quantum-dot cellular automata. IEEE Trans Computers, 2009, 58(6): 721
- [24] Walus K, Dysart T J, Jullien G A, et al. QCADesigner: a rapid design and simulation tool for quantum-dot cellular automata. IEEE Trans Nanotechnol, 2004, 3(1): 26
- [25] Kim K, Wu K, Karri R. The robust QCA adder designs using composable QCA building blocks. IEEE Trans CAD Integrated Circuits Systems, 2007, 26: 176
- [26] Kim K, Wu K, Karri R. Towards designing robust QCA architectures in the presence of sneak noise path. Proceedings of the Conference on Design, Automation and Test in Europe-Volume 2, 2005
- [27] Walus K, Jullien G A. Design tools for an emerging SoC technology: quantum-dot cellular automata. Proc IEEE, 2006, 94(6): 1225